首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >A CAD methodology for optimizing transistor current and sizing in analog CMOS design
【24h】

A CAD methodology for optimizing transistor current and sizing in analog CMOS design

机译:一种用于在模拟CMOS设计中优化晶体管电流和调整尺寸的CAD方法

获取原文
获取原文并翻译 | 示例

摘要

A computer-aided design (CAD) methodology for optimizing MOS transistor current and sizing is presented where drain current ID, inversion level (represented by inversion coefficient IC), and channel length L are selected as three independent degrees of design freedom resulting in an optimized selection of channel width for layout. At a given drain current I/sub D/ in saturation, a selected MOS inversion coefficient IC and channel length L define a point on an operating plane illustrating dramatic tradeoffs in circuit performance. Operation in the region of low inversion coefficient IC and long channel length L results in optimal DC gain and matching compared to the region of high inversion coefficient IC and short channel length L where bandwidth is optimal. A design methodology is presented here to enable optimum design choices throughout the continuum of inversion level IC (weak, moderate, or strong inversion) and available channel length L. The methodology is implemented in a prototype CAD system where a graphical view permits the designer to explore optimum tradeoffs against preset goals for circuit transconductance g/sub m/, output conductance g/sub ds/, drain-source saturation voltage, gain, bandwidth, white and flicker noise, and DC matching for a 0.5-/spl mu/m CMOS process. The design methodology can be readily extended to deeper submicron MOS processes through linkage to the EKV or BSIM3 MOS models or custom model equations.
机译:提出了一种用于优化MOS晶体管电流和尺寸的计算机辅助设计(CAD)方法,其中选择了漏极电流ID,反相电平(由反相系数IC表示)和沟道长度L作为三个独立的设计自由度,从而实现了优化选择布局的通道宽度。在给定的漏极电流I / sub D /处于饱和状态下,选定的MOS反相系数IC和沟道长度L定义了一个工作平面上的一个点,该点说明了电路性能的重大折衷。与带宽系数最佳的高反相系数IC和短通道长度L的区域相比,在低反相系数IC和长通道长度L的区域中的操作可产生最佳的直流增益和匹配。这里介绍一种设计方法,可以在整个反演级IC(弱,中或强反演)和可用通道长度L的整个连续过程中实现最佳的设计选择。该方法在原型CAD系统中实现,其中的图形视图使设计人员能够针对电路跨导g / sub m /,输出电导g / sub ds /,漏源饱和电压,增益,带宽,白噪声和闪烁噪声以及DC匹配0.5- / spl mu / m的预设目标探索最佳权衡CMOS工艺。通过链接到EKV或BSIM3 MOS模型或定制模型方程式,可以轻松地将设计方法扩展到更深的亚微米MOS工艺。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号