【24h】

Delay insertion method in clock skew scheduling

机译:时钟偏斜调度中的延迟插入方法

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a delay insertion method that improves the efficiency of clock skew scheduling. It is shown that reconvergent paths limit the improvement of circuit performance achievable through clock skew scheduling. A delay insertion method is proposed such that the optimal clock period achievable through clock skew scheduling is improved by mitigating the limitations caused by reconvergent paths. Experimental results demonstrate that reconvergent paths are limiting for 34% (41% for level sensitive) of the selected suite of ISCAS'89 benchmark circuits. Through the application of clock skew scheduling with delay insertion, an average improvement of 10% shorter clock periods (9% for level sensitive) is observed for ISCAS'89 benchmark circuits compared to the results of conventional clock skew scheduling.
机译:本文介绍了一种延迟插入方法,可以提高时钟偏斜调度的效率。结果表明,收敛路径限制了通过时钟偏斜调度可实现的电路性能的提高。提出了一种延迟插入方法,从而通过减轻由收敛路径引起的限制来改善通过时钟偏斜调度可获得的最佳时钟周期。实验结果表明,收敛路径限制了所选的ISCAS'89基准电路套件的34%(对于电平敏感为41%)。通过应用带有延迟插入的时钟偏斜调度,与传统的时钟偏斜调度的结果相比,ISCAS'89基准电路的时钟周期平均缩短了10%(对于电平敏感为9%)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号