首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Adjustable Delay Buffer Allocation under Useful Clock Skew Scheduling
【24h】

Adjustable Delay Buffer Allocation under Useful Clock Skew Scheduling

机译:有用的时钟偏斜调度下的可调延迟缓冲器分配

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a graph-based algorithm for solving the adjustable delay buffer (ADB) allocation problem optimally under useful clock skew scheduling. Our algorithm supports additional features: extending the optimality to the allocation of ADBs with quantized delay values, extending the optimality to the allocation of ADBs with delay upper bound, and extending to the consideration of the delay variability of clock buffers. In addition, we propose two acceleration techniques for speeding up the computation. The first one is speeding up the graph traversal of our optimal solver without sacrificing the optimality while the second one, supplementing our algorithm, is to deal with the extremely large designs at the expense of the allocation quality. The experiments with benchmark circuits show that our algorithm reduces the number of ADBs by 23.3% on average over the results produced by the conventional ADB allocation under useful clock skew scheduling and reduces the number of ADBs by 86.3% on average over that produced by the previous optimal ADB allocation under bounded clock skew constraint. In addition, our optimal algorithm runs 30-460 times faster than the prior work.
机译:本文提出了一种基于图的算法,可以在有用的时钟偏斜调度下最优地解决可调延迟缓冲器(ADB)分配问题。我们的算法支持其他功能:将最优性扩展到具有量化延迟值的ADB分配,将最优性扩展到具有延迟上限的ADB分配,并扩展到考虑时钟缓冲器的延迟可变性。此外,我们提出了两种加速技术来加快计算速度。第一个是在不牺牲最优性的情况下加快了最佳求解器的图形遍历,第二个是对我们的算法的补充,它以牺牲分配质量为代价来处理超大型设计。在基准电路上进行的实验表明,与传统的ADB分配在有用的时钟偏斜调度下产生的结果相比,我们的算法平均将ADB的数量减少了23.3%,与之前的算法相比,平均减少了86.3%有界时钟偏斜约束下的最佳ADB分配。此外,我们的最佳算法运行速度比以前的工作快30-460倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号