...
首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Efficient Methodologies for 3-D TCAD Modeling of Emerging Devices and Circuits
【24h】

Efficient Methodologies for 3-D TCAD Modeling of Emerging Devices and Circuits

机译:新兴设备和电路的3-D TCAD建模的有效方法

获取原文
获取原文并翻译 | 示例
           

摘要

Over the past decade, 3-D process simulation, which is central to the 3-D Technology Computer-Aided Design (3-D TCAD) approach, has severely limited the scope and applicability of TCAD to circuits with a small number of field-effect transistors, owing to its prohibitively high computational costs for large layouts. Due to rapidly changing process recipes and shorter production cycles in the industry, design–time optimization and iterative layout-3-D TCAD exploration for yield-critical or yield-characterizing circuits, such as static random-access memories (SRAMs), ring oscillators, and others, is currently impossible in a practical time frame. In this paper, we architect a novel layout/process/device-independent TCAD methodology in the Sentaurus tool suite to overcome the process simulation barrier for accurate 3-D TCAD structure generation. We adopt an automated structure synthesis (SS) approach, thereby bypassing the need for repetitive 3-D process simulations for different layouts or different versions of the same layout. Results for 32-nm bulk process simulations versus SS and 32-nm silicon-on-insulator (SOI) hardware measurements versus corresponding synthesized structures indicate that the method is an excellent substitute to 3-D process simulation of large layouts, with extremely favorable time and memory scaling behavior. Finally, the robustness and scalability of the proposed abstractions are highlighted through the synthesis of 22-nm SOI 6T FinFET SRAMs and ring oscillator structures.
机译:在过去的十年中,3-D工艺仿真是3-D技术计算机辅助设计(3-D TCAD)方法的核心,它严重限制了TCAD的范围和适用性,适用于少量现场电路。由于其大尺寸布局的计算成本过高,因此影响晶体管的性能。由于行业中工艺配方的快速变化和较短的生产周期,设计时优化和迭代布局3-D TCAD探索对关键于产量或表征产量的电路,例如静态随机存取存储器(SRAM),环形振荡器,以及其他,目前在实际时间范围内是不可能的。在本文中,我们在Sentaurus工具套件中构建了一种新颖的与布局/过程/设备无关的TCAD方法,以克服过程仿真的障碍,从而实现精确的3-D TCAD结构生成。我们采用自动结构合成(SS)方法,从而无需对不同布局或同一布局的不同版本进行重复的3-D过程仿真。与SS和32nm绝缘体上硅(SOI)硬件测量相对应的合成结构的32nm批量过程仿真的结果表明,该方法是大型布局的3D过程仿真的极佳替代品,而且时间特别优惠和内存扩展行为。最后,通过22nm SOI 6T FinFET SRAM和环形振荡器结构的综合突出了所提出抽象的鲁棒性和可扩展性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号