首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Scalable and Versatile Design Guidance Tool for the ESD Robustness of Integrated Circuits - Part I
【24h】

Scalable and Versatile Design Guidance Tool for the ESD Robustness of Integrated Circuits - Part I

机译:用于集成电路的ESD稳健性的可扩展和多功能的设计指导工具 - 第一部分

获取原文
获取原文并翻译 | 示例

摘要

This article describes a systematic and scalable electrostatic discharge (ESD) verification methodology embodied in a tool called ESD IP Explorer that has been specifically implemented to cover the entire design flow and to comply with custom circuit architectures. The tool identifies the ESD protection network of a circuit thanks to a flexible topology-aware mechanism and converts the circuit description of this network into a directed graph whose edges are provided with quasistatic electrical behaviors inferred from the machine learning techniques detailed in a companion paper. A graph-based analysis establishes a risk rating cartography for all top-level pad-to-pad discharge combinations. The circuit reviewer, a chip designer, or an ESD expert can, therefore, assess the ESD performances of the ESD network under study and easily investigate potential ESD design weaknesses.
机译:本文介绍了一个系统和可扩展的静电放电(ESD)验证方法,该方法体现在一个名为ESD IP Explorer的工具中,专门用于覆盖整个设计流程并符合自定义电路架构。该工具通过灵活的拓扑信息机制识别电路的ESD保护网络,并将该网络的电路描述转换为从伴随纸上详述的机器学习技术推断出的指向图。基于图形的分析为所有顶级垫到焊盘放电组合建立了风险评级制图。因此,电路评审者,芯片设计师或ESD专家可以评估正在研究的ESD网络的ESD性能,并容易调查潜在的ESD设计弱点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号