首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Design on Power-Rail ESD Clamp Circuit for 3.3-V I/O Interface by Using Only 1-V/2.5-V Low-Voltage Devices in a 130-nm CMOS Process
【24h】

Design on Power-Rail ESD Clamp Circuit for 3.3-V I/O Interface by Using Only 1-V/2.5-V Low-Voltage Devices in a 130-nm CMOS Process

机译:在130nm CMOS工艺中仅使用1V / 2.5V低压器件设计3.3V I / O接口的电源轨ESD钳位电路

获取原文
获取原文并翻译 | 示例

摘要

A new power-rail electrostatic discharge (ESD) clamp circuit for application in 3.3-V mixed-voltage input–output (I/O) interface is proposed and verified in a 130-nm 1-V/2.5-V CMOS process. The devices in this power-rail ESD clamp circuit are all 1-V or 2.5-V low-voltage nMOS/pMOS devices, which are specially designed without suffering the gate-oxide reliability issue under 3.3-V I/O interface applications. A special ESD detection circuit realized with the low-voltage devices is designed and added in the power-rail ESD clamp circuit to improve ESD robustness of ESD clamp devices by substrate-triggered technique. The experimental results verified in a 130-nm CMOS process have proven the excellent effectiveness of this new proposed power-rail ESD clamp circuit.
机译:提出了一种新的电源轨静电放电(ESD)钳位电路,该电路可用于3.3V混合电压输入-输出(I / O)接口,并在130nm 1-V / 2.5-V CMOS工艺中得到了验证。此电源轨ESD钳位电路中的器件均为1V或2.5V低压nMOS / pMOS器件,这些器件经过特殊设计,不会遇到3.3V I / O接口应用中的栅极氧化物可靠性问题。设计了一种由低压器件实现的特殊ESD检测电路,并将其添加到电源导轨ESD钳位电路中,以通过衬底触发技术提高ESD钳位器件的ESD鲁棒性。在130nm CMOS工艺中验证的实验结果证明了这种新提出的电源导轨ESD钳位电路的出色有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号