首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Time-to-Digital Converter for Frequency Synthesis Based on a Digital Bang-Bang DLL
【24h】

Time-to-Digital Converter for Frequency Synthesis Based on a Digital Bang-Bang DLL

机译:基于数字Bang-Bang DLL的频率合成时间数字转换器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the design of a time-to-digital converter (TDC) suitable for a 3.5-GHz all-digital phase-lock loop (PLL). The converter is based on a digital bang-bang delay-lock loop, which allows constant resolution over process and temperatures spreads, avoids an off-chip filter and guarantees fast lock. The clock rate of the digital filter is scaled down by eight from the 3.5-GHz input to allow its implementation with standard cells. The occurrence of a limit cycle is analytically predicted and properly minimized, and its effect on the PLL phase noise is discussed. The circuit fabricated in 90-nm CMOS entails 16 delay stages, which lock to the input frequency in the 2.9–3.9-GHz range (limited by the available signal source). The delay of each TDC cell can be controlled with 50-fs step and the TDC time resolution is 16 ps at 3.9 GHz. The power consumption ranges between 8.1 and 16.5 mW, respectively. The limit-cycle-induced spur is below $-$ 50 dBc. The area occupation is 0.032 ${hbox {mm}}^{2}$.
机译:本文介绍了适用于3.5 GHz全数字锁相环(PLL)的时间数字转换器(TDC)的设计。该转换器基于数字bang-bang延迟锁定环路,可在整个过程和温度范围内实现恒定分辨率,避免了片外滤波器并确保快速锁定。数字滤波器的时钟速率从3.5 GHz输入按比例缩小八倍,以允许其在标准单元中实现。通过分析可以预测极限周期的发生并将其最小化,并讨论了其对PLL相位噪声的影响。在90nm CMOS中制造的电路需要16个延迟级,这些延迟级锁定在2.9-3.9GHz范围内的输入频率(受可用信号源的限制)。每个TDC单元的延迟可以以50-fs的步进进行控制,TDC时间分辨率在3.9 GHz时为16 ps。功耗分别在8.1和16.5 mW之间。极限周期引起的杂散低于$-$ 50 dBc。面积占用为0.032 $ {hbox {mm}} ^ {2} $。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号