首页> 外文期刊>Circuits, systems, and signal processing >A 7-GHz Fast-Lock Two-Step Time-to-Digital Converter-Based All-Digital DLL
【24h】

A 7-GHz Fast-Lock Two-Step Time-to-Digital Converter-Based All-Digital DLL

机译:一个7-GHz快速锁两步时间到数字转换器的全数字DLL

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a new fast-lock all-digital delay-locked loop (DLL) for next-generation memory devices such as DDR5 SDRAMs. The proposed DLL utilizes a new two-step time-to-digital converter (TDC)-based phase detecting and tracking scheme that results in a fast lock time of less than seven clock cycles. Unlike previous TDC-based DLLs, there is an advantage of having a fast lock time regardless of the long-replica clock buffer delay in the DRAM DLL. Implemented in a 65 nm CMOS process, the proposed digital DLL has a wide operating frequency range of 1.65-7.0 GHz and occupies an area of only 0.021 mm(2). The DLL dissipates only 7.1 mW from a 1.0 V supply at 7 GHz, and the effective peak-to-peak (p-p) jitter of the output clock is about 4.55 ps at 7 GHz.
机译:本文为下一代存储器设备提供了一种新的快速锁定全数字延迟锁定环(DLL),如DDR5 SDRAM。所提出的DLL利用新的两步时间转换器(TDC)的相位检测和跟踪方案,其导致少于七个时钟周期的快速锁定时间。与以前的TDC为基础的DLL不同,有一个优点是具有快速锁定时间,而不管DRAM DLL中的长副本时钟缓冲延迟。在65 nm CMOS过程中实现,所提出的数字DLL的宽工作频率范围为1.65-7.0 GHz,占地面积仅0.021毫米(2)。 DLL在7 GHz的1.0V电源下仅消耗7.1兆瓦,输出时钟的有效峰峰(P-P)抖动为7 GHz约4.55 ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号