首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Fast-Lock, Jitter Filtering All-Digital DLL Based Burst-Mode Memory Interface
【24h】

A Fast-Lock, Jitter Filtering All-Digital DLL Based Burst-Mode Memory Interface

机译:基于快速锁定,抖动过滤的全数字DLL突发模式存储器接口

获取原文
获取原文并翻译 | 示例
           

摘要

A 800 Mb/s to 3.2 Gb/s memory interface is designed that achieves 30% improved energy efficiency by eliminating idle mode power completely. The link is similar to a standard DDR architecture with the addition of a fast-lock DLL on the memory side that wakes up from 0 mW and locks within 3 clock cycles consuming 24 mW with residual timing error less than 33 mUI. Following initial lock, the DLL operates in a closed loop to compensate for V,T drift consuming 6 mW @ 1.6 GHz including a replica buffer. By incorporating an injection locked oscillator inside the loop, the DLL provides PLL like high frequency input jitter filtering, and corrects ±10% DCD without an additional duty cycle correction loop.
机译:设计了一个800 Mb / s至3.2 Gb / s的存储器接口,通过完全消除空闲模式电源,可将能源效率提高30%。该链接类似于标准DDR架构,在存储器侧增加了一个快速锁定DLL,该DLL从0 mW唤醒,并在3个时钟周期内锁定,消耗24 mW,剩余时序误差小于33 mUI。初始锁定之后,DLL在闭环下工作,以补偿在1.6 GHz时消耗6 mW的V,T漂移,包括复制缓冲器。通过在环路内部集成注入锁定振荡器,DLL提供了类似于高频输入抖动滤波的PLL,并且无需额外的占空比校正环路即可校正±10%的DCD。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号