首页> 外文期刊>IEEE Transactions on Electron Devices >Self-aligned bottom-gate submicrometer-channel-length a-Si-:H thin-film transistors
【24h】

Self-aligned bottom-gate submicrometer-channel-length a-Si-:H thin-film transistors

机译:自对准底栅亚微米沟道长度a-Si-:H薄膜晶体管

获取原文
获取原文并翻译 | 示例

摘要

Fully self-aligned bottom-gate thin-film transistors (TFTs) fabricated by using a back substrate exposure technique combined with a metal lift-off process are discussed. Ohmic contact to the sources and drains is accomplished by a 40-nm-thick layer of phosphorous-doped microcrystalline silicon. Devices with channel lengths ranging from 0.4 to 12 mu m are processed with overlap dimensions between the gate and the source and the gate and the drain ranging from 0.0 to 1.0 mu m. Analysis of the conductance data in the linear voltage regime reveals a parasitic drain-to-channel and source-to-channel resistance that is 14% of the channel resistance for a 10- mu m device and 140% for a 1- mu m device. Thus, increase in the device speed caused by reducing the channel length does not follow expected behavior. A similar situation exists in the nonlinear regime. The on-current of the devices starts to saturate below channel lengths of 2 mu m. Current on/off ratios taken at V/sub d/=5 V and V/sub G/=15 V and 0 V, respectively, are approximately 1*10/sup 6/ for the 1- and 12- mu m-long devices. The on/off ratio is reduced to 1*10/sup 5/ for the 0.4- mu m device.
机译:讨论了通过使用后基板曝光技术结合金属剥离工艺制造的完全自对准底栅薄膜晶体管(TFT)。与源极和漏极的欧姆接触是通过40微米厚的磷掺杂微晶硅层实现的。通道长度在0.4到12微米之间的器件经过处理后,栅极与源极之间的重叠尺寸为0.0至1.0微米。对线性电压范围内的电导数据的分析表明,寄生的漏极至沟道和源极至沟道电阻分别是10微米设备的14%和1微米设备的140% 。因此,由于减小通道长度而导致的设备速度增加并未遵循预期的行为。非线性状态中也存在类似情况。器件的导通电流在2μm的沟道长度以下开始饱和。对于1和12微米长的电流,分别在V / sub d / = 5 V和V / sub G / = 15 V和0 V下获取的电流开/关比约为1 * 10 / sup 6 /设备。对于0.4微米的设备,开/关比降低为1 * 10 / sup 5 /。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号