首页> 外文期刊>IEEE Transactions on Electron Devices >High-performance salicide shallow-junction CMOS devices for submicrometer VLSI application in twin-tub VI
【24h】

High-performance salicide shallow-junction CMOS devices for submicrometer VLSI application in twin-tub VI

机译:用于双管VI的亚微米VLSI应用的高性能自对准硅化物浅结CMOS器件

获取原文
获取原文并翻译 | 示例

摘要

A 3.3-V CMOS technology with 0.6- mu m design rules in sixth-generation twin-tub CMOS (twin-tub VI) was developed. The major features of the device in this technology are: HIPOX twin-tub structure, n/sup +//p/sup +/ dual-type poly gate, 125-AA thin gate oxide, shallow junctions, rapid thermal anneal activation, and thin TiSi/sub 2/ as the source/drain/gate silicide layer. Electrical measurements show good I-V characteristics, ideal low junction leakage, latchup immunity for 4.5- mu m n/sup +/-to-p/sup +/ spacing, more than 6.0-V NMOSFET snapback breakdown voltage, good hot-carrier aging properties, and undetectable dopant interlateral diffusion through a TiSi/sub 2/ shunt layer of a different type of poly. The transistors were scaled to 0.45- and 0.40- mu m effective channel length without punchthrough at V/sub ds/=3.6 V for NMOS and PMOS, respectively. A 100-ps stage delay was obtained on a 101-stage CMOS ring oscillator at an operating voltage of 3.3 V.
机译:在第六代双管CMOS(双管VI)中开发了具有0.6μm设计规则的3.3V CMOS技术。该技术中该器件的主要特征是:HIPOX双管结构,n / sup + // p / sup + /双型多晶硅栅极,125-AA薄栅极氧化物,浅结,快速热退火激活和薄的TiSi / sub 2 /作为源极/漏极/栅极硅化物层。电气测量结果显示出良好的IV特性,理想的低结漏电流,针对4.5μmn / sup +/- to-p / sup + /间距的闩锁抗扰性,超过6.0V的NMOSFET击穿击穿电压,良好的热载流子老化特性,以及通过不同类型的多晶硅的TiSi / sub 2 /分流层无法检测到的掺杂剂横向扩散。对于NMOS和PMOS,晶体管的有效沟道长度定为0.45和0.40-μm,而在V / sub ds / = 3.6 V时无穿通。在3.3V的工作电压下,在101级CMOS环形振荡器上获得了100ps级的延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号