首页> 外文期刊>IEEE Transactions on Electron Devices >Coulomb blockade memory using integrated single-electron transistor/metal-oxide-semiconductor transistor gain cells
【24h】

Coulomb blockade memory using integrated single-electron transistor/metal-oxide-semiconductor transistor gain cells

机译:使用集成的单电子晶体管/金属氧化物半导体晶体管增益单元的库仑封锁存储器

获取原文
获取原文并翻译 | 示例

摘要

A 3/spl times/3-bit Coulomb blockade memory cell array has been fabricated in silicon-on-insulator (SOI) material. In each cell, the Coulomb blockade effect in a single-electron transistor is used to define two charge states. The charge is stored on a memory node of area 1 /spl mu/m/spl times/1 /spl mu/m or 1 /spl mu/m/spl times/70 nm and is sensed with gain by a metal-oxide-semiconductor transistor. The write/read operation for a selected cell within the array is demonstrated. The measured states are separated by /spl sim/1000 electrons for the 1 /spl mu/m/spl times/1 /spl mu/m memory node cell and by 60 electrons for the 1 /spl mu/m/spl times/70 nm memory node cell. Single-electron transistor controlled operation persists up to a temperature of 65 K.
机译:3 / spl次/ 3位库仑阻塞存储单元阵列已由绝缘体上硅(SOI)材料制成。在每个单元中,单电子晶体管中的库仑阻挡效应用于定义两个电荷状态。电荷存储在面积为1 / spl mu / m / spl times / 1 / spl mu / m或1 / spl mu / m / spl times / 70 nm的存储节点上,并通过金属氧化物进行增益感测半导体晶体管。演示了阵列中选定单元的写/读操作。对于1 / spl mu / m / spl次/ 1 / spl mu / m存储节点单元,测量状态被/ spl sim / 1000电子分开,对于1 / spl mu / m / spl次/ 70,测量状态被60个电子分开。 nm内存节点单元。单电子晶体管控制的操作持续到65 K的温度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号