首页> 外文期刊>IEEE Transactions on Electron Devices >CMOS shallow-trench-isolation to 50-nm channel widths
【24h】

CMOS shallow-trench-isolation to 50-nm channel widths

机译:CMOS浅沟槽隔离至50 nm的沟道宽度

获取原文
获取原文并翻译 | 示例
           

摘要

The applicability of shallow-trench-isolation (STI) for CMOS to 50-nm channel widths has been explored. Transistors with channel width to 50 nm and trench width to 200 nm have been fabricated. A comparison of several oxide-filled and polysilicon field-plate-filled STI structures is presented including processing, device performance, and isolation leakage. It is shown that V/sub th/ roll off as a function of channel width can be made as small as 65 mV and 145 mV at 100 nm channel width for polysilicon and oxide filled STI, respectively. Off-state currents less than 5/spl times/10/sup -12/ A//spl mu/m and subthreshold slope around 80 mV/dec have been reached. Isolation breakdown voltages are about 8 V. Poly-filled STI effectively reduces channel edge effects, and provides excellent off-state, on-state, and turn-on characteristics all the way to 50-nm channel widths.
机译:已经研究了浅沟槽隔离(STI)在CMOS到50 nm沟道宽度上的适用性。已经制造出沟道宽度为50nm且沟槽宽度为200nm的晶体管。比较了几种氧化物填充和多晶硅场板填充的STI结构,包括工艺,器件性能和隔离泄漏。结果表明,对于多晶硅和氧化物填充的STI,在100 nm的沟道宽度下,V / sub th /滚降随沟道宽度的变化可以分别小至65 mV和145 mV。截止状态电流小于5 / spl次/ 10 / sup -12 / A // spl mu / m,并且亚阈值斜率约为80 mV / dec。隔离击穿电压约为8V。多晶硅填充STI有效地降低了通道边缘效应,并一直提供出色的截止状态,导通状态和导通特性,一直到50 nm的沟道宽度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号