首页> 外文期刊>IEEE Transactions on Electron Devices >On the design robustness of threshold logic gates using multi-input floating gate MOS transistors
【24h】

On the design robustness of threshold logic gates using multi-input floating gate MOS transistors

机译:使用多输入浮栅MOS晶体管的阈值逻辑门的设计稳健性

获取原文
获取原文并翻译 | 示例

摘要

In this paper, the design robustness of logic circuits implemented as threshold logic gates with multi-input floating gate transistors is analyzed. The parameter variations of the basic components, namely the coupling capacitances of the floating gate MOSFETs and the sensing circuits for obtaining full logic levels, are investigated separately using appropriate array test structures. It is found that the dominant mismatch originates from the input offset voltage variations of the sensing circuits. Methods are presented for estimating the yield of a given logic circuit from the measured parameter distributions. The estimations are verified with measured data of a multiplier cell and of the encoding logic in a parallel fingerprint sensor architecture. Considerations are given for robust design of circuits based on threshold logic gates that use floating gate transistors.
机译:在本文中,分析了采用多输入浮栅晶体管实现为阈值逻辑门的逻辑电路的设计稳健性。使用适当的阵列测试结构分别研究了基本组件的参数变化,即浮栅MOSFET的耦合电容和用于获得完整逻辑电平的感测电路的电容。发现主要失配源于感测电路的输入失调电压变化。提出了用于根据所测量的参数分布来估计给定逻辑电路的成品率的方法。利用并行指纹传感器架构中乘法器单元和编码逻辑的测量数据来验证估计。给出了基于基于阈值逻辑门的电路的稳健设计的考虑因素,该阈值逻辑门使用浮栅晶体管。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号