首页> 外文期刊>IEEE Transactions on Electron Devices >A Proposal on an Optimized Device Structure With Experimental Studies on Recent Devices for the DRAM Cell Transistor
【24h】

A Proposal on an Optimized Device Structure With Experimental Studies on Recent Devices for the DRAM Cell Transistor

机译:关于DRAM单元晶体管的最新器件的实验研究,优化器件结构的建议

获取原文
获取原文并翻译 | 示例

摘要

We have experimentally analyzed the leakage mechanism and device degradations caused by the Fowler-Nordheim (F-N) and hot carrier stresses for the recently developed dynamic random-access memory cell transistors with deeply recessed channels. We have identified the important differences in the leakage mechanism between saddle fin (S-Fin) and recess channel array transistor (RCAT). These devices have their own respective structural benefits with regard to leakage current. Therefore, we suggest guidelines with respect to the optimal device structures such that they have the advantages of both S-Fin and RCAT structures. With these guidelines, we propose a new recess-FinFET structure that can be realized by feasible manufacturing process steps. The structure has the side-gate form only in the bottom channel region. This enhances the characteristics of the threshold voltage (VTH), ON/OFF currents, and the retention time distributions compared with the S-Fin structure introduced recently.
机译:我们已经对最近开发的具有深凹入沟道的动态随机存取存储单元晶体管的Fowler-Nordheim(F-N)和热载流子应力引起的泄漏机理和器件性能进行了实验分析。我们已经确定了鞍形鳍(S-Fin)和凹槽通道阵列晶体管(RCAT)之间的漏电机制之间的重要区别。这些设备在泄漏电流方面具有各自的结构优势。因此,我们建议有关最佳器件结构的指南,使其具有S-Fin和RCAT结构的优点。根据这些指导原则,我们提出了一种新的凹陷FinFET结构,可以通过可行的制造工艺步骤来实现。该结构仅在底部沟道区域具有侧栅形式。与最近引入的S-Fin结构相比,这增强了阈值电压(VTH),ON / OFF电流和保持时间分布的特性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号