首页> 外文期刊>IEEE Electron Device Letters >MOS transistors with stacked SiO/sub 2/-Ta/sub 2/O/sub 5/-SiO/sub 2/ gate dielectrics for giga-scale integration of CMOS technologies
【24h】

MOS transistors with stacked SiO/sub 2/-Ta/sub 2/O/sub 5/-SiO/sub 2/ gate dielectrics for giga-scale integration of CMOS technologies

机译:具有堆叠SiO / sub 2 / -Ta / sub 2 / O / sub 5 / -SiO / sub 2 /栅极电介质的MOS晶体管,用于CMOS技术的大规模集成

获取原文
获取原文并翻译 | 示例

摘要

Advances in lithography and thinner SiO/sub 2/ gate oxides have enabled the scaling of MOS technologies to sub-0.25-/spl mu/m feature size. High dielectric constant materials, such as Ta/sub 2/O/sub 5/, have been suggested as a substitute for SiO/sub 2/ as the gate material beyond t/sub ox//spl ap/25 /spl Aring/. However, the Si-Ta/sub 2/O/sub 5/ material system suffers from unacceptable levels of bulk fixed charge, high density of interface trap states, and low silicon interface carrier mobility. In this paper we present a solution to these issues through a novel synthesis of a thermally grown SiO/sub 2/(10 /spl Aring/)-Ta/sub 2/O/sub 5/ (MOCVD-50 /spl Aring/)-SiO/sub 2/ (LPCVD-5 /spl Aring/) stacked dielectric. Transistors fabricated using this stacked gate dielectric exhibit excellent subthreshold behaviour, saturation characteristics, and drive currents.
机译:光刻技术的进步和更薄的SiO / sub 2 /栅氧化物使MOS技术的规模缩小到0.25- / splμ/ m的特征尺寸。已经提出了高介电常数的材料,例如Ta / sub 2 / O / sub 5 /,作为SiO / sub 2 /的替代品,作为t / sub ox // spl ap / 25 / spl Aring /之外的栅极材料。但是,Si-Ta / sub 2 / O / sub 5 /材料系统具有无法接受的大块固定电荷水平,高界面陷阱态密度和低硅界面载流子迁移率。在本文中,我们通过热合成SiO / sub 2 /(10 / spl Aring /)-Ta / sub 2 / O / sub 5 /(MOCVD-50 / spl Aring /)的新颖合成,提出了解决这些问题的方法。 -SiO / sub 2 /(LPCVD-5 / spl Aring /)堆叠电介质。使用这种堆叠的栅极电介质制造的晶体管具有出色的亚阈值性能,饱和特性和驱动电流。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号