首页> 外文期刊>IEEE Electron Device Letters >Carrier mobility in p-MOSFET with atomic-layer-deposited Si-nitride/SiO/sub 2/ stack gate dielectrics
【24h】

Carrier mobility in p-MOSFET with atomic-layer-deposited Si-nitride/SiO/sub 2/ stack gate dielectrics

机译:具有原子层沉积的氮化硅/ SiO / sub 2 /堆叠栅电介质的p-MOSFET中的载流子迁移率

获取原文
获取原文并翻译 | 示例

摘要

P/sup +/-poly-Si gate MOS transistors with atomic-layer-deposited Si-nitride/SiO/sub 2/ stack gate dielectrics (EOT=2.50 nm) have been fabricated. Similar to the reference samples with SiO/sub 2/ gate dielectrics (T/sub ox/=2.45 nm), clear saturation characteristics of drain current are obtained for the samples with stack gate dielectrics. Identical hole-effective mobility is obtained for the samples with the SiO/sub 2/ and the stack gate dielectrics. The maximum value of hole-effective mobility is the same (54 cm/sup 2//Vs) both for the stack and the SiO/sub 2/ samples. Hot carrier-induced mobility degradation in transistors with the stack gate dielectrics was found to be identical to that in transistors with the SiO/sub 2/ gate dielectrics. In addition to the suppression of boron penetration, better TDDB characteristics, and soft breakdown free phenomena for the stack dielectrics (reported previously), the almost equal effective mobility (with respect to that of SiO/sub 2/ dielectrics) has ensured the proposed stack gate dielectrics to be very promising for sub-100-nm technology generations.
机译:已经制造出具有原子层沉积的氮化硅/ SiO / sub 2 /堆叠栅电介质(EOT = 2.50 nm)的P / sup +/-多晶硅栅MOS晶体管。类似于具有SiO / sub 2 /栅电介质的参考样品(T / sub ox / = 2.45 nm),对于具有堆叠栅电介质的样品,漏极电流具有明显的饱和特性。对于具有SiO / sub 2 /和堆叠栅电介质的样品,获得了相同的空穴有效迁移率。对于叠层和SiO / sub 2 /样品,空穴有效迁移率的最大值相同(54 cm / sup 2 // Vs)。发现在具有堆叠栅电介质的晶体管中,热载流子引起的迁移率降低与在具有SiO / sub 2 /栅电介质的晶体管中相同。除了抑制硼渗透,更好的TDDB特性和堆叠电介质的无击穿现象(先前报道)外,几乎相等的有效迁移率(相对于SiO / sub 2 /电介质的有效迁移率)也确保了拟议的堆叠栅极电介质在100纳米以下的技术世代中非常有前途。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号