首页> 外文期刊>IEEE Electron Device Letters >Three-Dimensional Wafer Stacking Via Cu-Cu Bonding Integrated With 65-nm Strained-Si/Low-k CMOS Technology
【24h】

Three-Dimensional Wafer Stacking Via Cu-Cu Bonding Integrated With 65-nm Strained-Si/Low-k CMOS Technology

机译:通过Cu-Cu键与65nm应变Si / Low-k CMOS技术集成的三维晶圆堆叠

获取原文
获取原文并翻译 | 示例

摘要

The authors report the first demonstration of integrating wafer stacking via Cu bonding with strained-Si/low-k 65-nm CMOS technology. Sets of 330 mm wafers with active devices such as 65-nm MOSFETs and 4-MB SRAMs were bonded face-to-face using copper pads with size ranging between 5μm × 5μm and 6 μm × 40 μm. The top wafers were thinned to different thicknesses in the range 5 to 28μm. Through-silicon- vias (TSVs) and backside metallization were used to enable electrical testing of both wafers in the Cu-stacked configuration. We tested individual transistors in the thinned silicon of bonded wafer pairs where the thinned silicon thickness ranged from 14 to 19 μm. All results showed that both n- and p-channel transistors preserved their electrical characteristics after Cu bonding, thinning, and TSV integration. We also demonstrated the functionality of stacked 65-nm 4-MB SRAMs by independently testing the cells in both the thinned wafer and the bottom wafer. For the SRAM, we tested a wider thinned wafer thickness range from 5 to 28μm. On all tested samples, we did not find any impact to the electrical performance of the arrays resulting from the three-dimensional (3-D) integration process. The stacked SRAM is an experimental demonstration of the use of 3-D integration to effectively double transistor packing density for the same planar footprint. The results presented in this letter enable further exploratory work in high-performance 3-D logic, which takes advantage of the improved interconnect delays offered by this Cu-bonding stacking scheme integrated with modern CMOS processes.
机译:作者报告了通过应变键合Si / low-k 65-nm CMOS技术通过铜键合集成晶圆堆叠的首次演示。使用尺寸在5μm×5μm和6μm×40μm之间的铜焊盘面对面地粘合330毫米的晶圆,这些晶圆带有有源器件,例如65纳米MOSFET和4-MB SRAM。将顶部晶圆减薄至5至28μm范围内的不同厚度。使用硅通孔(TSV)和背面金属化工艺可以对铜堆叠结构中的两个晶片进行电测试。我们在键合晶圆对的薄硅中测试了各个晶体管,其中薄硅的厚度在14至19μm之间。所有结果表明,n沟道和p沟道晶体管在铜键合,变薄和TSV集成后都保留了其电特性。我们还通过独立测试变薄晶片和底部晶片中的单元,展示了堆叠式65 nm 4-MB SRAM的功能。对于SRAM,我们测试了更薄的晶圆厚度范围,从5到28μm。在所有测试样品上,我们没有发现因三维(3-D)集成过程而对阵列的电性能产生任何影响。堆叠式SRAM是使用3-D集成有效地使相同平面封装中的晶体管封装密度加倍的实验演示。这封信中介绍的结果使高性能3D逻辑能够进行进一步的探索性工作,它利用了与现代CMOS工艺集成的这种Cu键合堆叠方案所提供的改进的互连延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号