首页> 外文期刊>IEEE Design & Test of Computers Magazine >Packaging a 40-Gbps Serial Link Using a Wire-Bonded Plastic Ball Grid Array
【24h】

Packaging a 40-Gbps Serial Link Using a Wire-Bonded Plastic Ball Grid Array

机译:使用线键塑料球栅阵列封装40 Gbps串行链路

获取原文
获取原文并翻译 | 示例

摘要

ADVANCES IN CMOS TECHNOLOGIES let the number of transistors grow much more rapidly than the number of I/Os. This huge discrepancy in growth rates means that the bandwidth of each I/O pin becomes more critical as technology scales down. Processors' increasing computational capability is driving a need for high-speed links to communicate the processed information. For the past 10 years, research on these links has focused on improving transceiver circuits to sustain desired data rates. Although this has led to expectations of continued data rate advancements, the nature of link design is changing. Today's internal circuits can run at tens of gigabits per second (Gbps), but the bandwidth of the channel--the physical medium through which the signal propagates from transmitter output to receiver input--limits link performance.
机译:CMOS技术的进步使晶体管的数量比I / O的数量增长更快。这种巨大的增长率差异意味着,随着技术的发展,每个I / O引脚的带宽变得越来越重要。处理器日益增长的计算能力推动了对高速链路传输已处理信息的需求。在过去的十年中,对这些链路的研究一直集中在改进收发器电路以维持所需的数据速率上。尽管这导致人们期望数据速率不断提高,但是链接设计的性质正在发生变化。当今的内部电路可以以每秒数十吉比特(Gbps)的速度运行,但是通道的带宽(信号从发送器输出传播到接收器输入的物理介质)限制了链路性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号