首页> 外文期刊>IEEE Transactions on Computers >Designing Resistant Circuits against Malicious Faults Injection Using Asynchronous Logic
【24h】

Designing Resistant Circuits against Malicious Faults Injection Using Asynchronous Logic

机译:使用异步逻辑设计抵抗恶意故障注入的抗性电路

获取原文
获取原文并翻译 | 示例

摘要

This paper presents hardening techniques against fault attacks and the practical evaluation of their efficiency. The circuit technology investigated to improve the resistance against fault attacks is asynchronous logic. Specific properties of asynchronous circuits make them inherently resistant against a large class of faults. An analysis of their behavior in the presence of faults shows that they are an interesting alternative to design robust systems. A behavior diagnosis enables us to propose hardening techniques that improve fault tolerance and resistance. They are applied at design time and aim at exploiting quasi-delay insensitive (QDI) circuit properties to significantly harden the architecture with a very low area overhead and a reasonable performance penalty. To validate these techniques, a hardened DES crypto-processor is presented. The countermeasures are evaluated using laser beam fault injection.
机译:本文介绍了针对故障攻击的加固技术及其效率的实际评估。为提高抗故障攻击能力而研究的电路技术是异步逻辑。异步电路的特殊属性使它们具有固有的抵抗大量故障的能力。对存在故障时其行为的分析表明,它们是设计鲁棒系统的有趣替代方法。行为诊断使我们能够提出强化技术,以提高容错能力和抵抗力。它们在设计时就被应用,旨在利用准延迟不敏感(QDI)电路特性以非常低的面积开销和合理的性能损失来显着增强体系结构。为了验证这些技术,提出了一种强化的DES密码处理器。使用激光束故障注入评估对策。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号