首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Low Area/Power Synthesis Using Hybrid Pass Transistor/CMOS Logic Cells in Standard Cell-Based Design Environment
【24h】

Low Area/Power Synthesis Using Hybrid Pass Transistor/CMOS Logic Cells in Standard Cell-Based Design Environment

机译:在基于标准单元的设计环境中,使用混合传输晶体管/ CMOS逻辑单元进行低面积/低功耗综合

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a logic synthesis flow that depends on the popular Synopsys Design Compiler to perform logic translation and minimization based on the standard cell library with both pass transistor logic (PTL) and CMOS logic cells. The hybrid PTL/CMOS logic synthesis can generate appropriate circuits considering various design constraints. The proposed multilevel PTL logic cells are automatically constructed from only a few basic cells. Postlayout simulations with UMC 90-nm technology are presented based on the standard cell library with pure PTL, pure CMOS, or hybrid PTL/CMOS cells. Experimental results show that, in most cases, pure PTL circuits have smaller area and power, whereas CMOS circuits, in general, have smaller delay.
机译:本简介介绍了一种逻辑综合流程,该流程依赖于流行的Synopsys Design编译器基于具有传递晶体管逻辑(PTL)和CMOS逻辑单元的标准单元库来执行逻辑转换和最小化。考虑到各种设计约束,混合PTL / CMOS逻辑综合可以生成适当的电路。所提出的多级PTL逻辑单元仅由几个基本单元自动构建。基于具有纯PTL,纯CMOS或混合PTL / CMOS单元的标准单元库,展示了采用UMC 90纳米技术的布局后仿真。实验结果表明,在大多数情况下,纯PTL电路具有较小的面积和功率,而CMOS电路通常具有较小的延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号