首页> 外文会议>Proceedings of the 2010 International Symposium on Electronic System Design >Low-Cost Design of Serial-Parallel Multipliers Over GF(2^m) Using Hybrid Pass-Transistor Logic (PTL) and CMOS Logic
【24h】

Low-Cost Design of Serial-Parallel Multipliers Over GF(2^m) Using Hybrid Pass-Transistor Logic (PTL) and CMOS Logic

机译:使用混合传输晶体管逻辑(PTL)和CMOS逻辑的GF(2 ^ m)串行并行乘法器的低成本设计

获取原文

摘要

We have designed pass-transistor logic (PTL)-based D flip-flop and T flip-flop to be used in finite field multiplication. Since both CMOS and PTL have their respective advantages in area, speed, and power, we have compared two different designs (conventional implementation and improved implementation) of serial-parallel finite field multiplication using pure CMOS, pure PTL, and hybrid PTL/CMOS logic. Experimental results with UMC 90nm technology show that the improved architecture of finite field multiplication composed of PTL-based T flip-flops can substantially reduce the total area, delay and power. Furthermore, the proposed cell-based design flow with hybrid PTL/CMOS cell library can be used to generate any other combinational and sequential logic circuits.
机译:我们设计了基于传递晶体管逻辑(PTL)的D触发器和T触发器,用于有限域乘法。由于CMOS和PTL在面积,速度和功率方面均具有各自的优势,因此我们比较了使用纯CMOS,纯PTL和混合PTL / CMOS逻辑的串行-并行有限域乘法的两种不同设计(传统实现和改进实现) 。 UMC 90nm技术的实验结果表明,由基于PTL的T型触发器组成的改进的有限域乘法架构可以大大减少总面积,延迟和功耗。此外,所提出的具有混合PTL / CMOS单元库的基于单元的设计流程可用于生成任何其他组合和顺序逻辑电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号