...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 3.8-ns CMOS 16*16-b multiplier using complementary pass-transistor logic
【24h】

A 3.8-ns CMOS 16*16-b multiplier using complementary pass-transistor logic

机译:使用互补式传输晶体管逻辑的3.8ns CMOS 16 * 16-b乘法器

获取原文
获取原文并翻译 | 示例
           

摘要

A 3.8-ns, 257-mW, 16*16-b CMOS multiplier with a supply voltage of 4 V is described. A complementary pass-transistor logic (CPL) is proposed and applied to almost the entire critical path. The CPL consists of complementary inputs/outputs, an nMOS pass-transistor logic network, and CMOS output inverters. The CPL is twice as fast as conventional CMOS due to lower input capacitance and high logic functionality. Its multiplication time is the fastest ever reported, even for bipolar and GaAs ICs, and it can be enhanced further to 2.6 ns with 60 mW at 77 K.
机译:描述了电源电压为4 V的3.8ns,257mW,16 * 16b CMOS乘法器。提出了一种互补的通过晶体管逻辑(CPL),并将其应用于几乎整个关键路径。 CPL由互补输入/输出,nMOS传输晶体管逻辑网络和CMOS输出反相器组成。由于较低的输入电容和较高的逻辑功能,CPL的速度是传统CMOS的两倍。即使对于双极和GaAs IC,它的乘法时间也是有史以来最快的,并且在77 K时以60 mW的功率可以进一步提高到2.6 ns。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号