首页> 外文期刊>IEEE Journal of Solid-State Circuits >Low-power logic styles: CMOS versus pass-transistor logic
【24h】

Low-power logic styles: CMOS versus pass-transistor logic

机译:低功耗逻辑样式:CMOS与传输晶体管逻辑

获取原文
获取原文并翻译 | 示例

摘要

Recently reported logic style comparisons based on full-adder circuits claimed complementary pass-transistor logic (CPL) to be much more power-efficient than complementary CMOS. However, new comparisons performed on more efficient CMOS circuit realizations and a wider range of different logic cells, as well as the use of realistic circuit arrangements demonstrate CMOS to be superior to CPL in most cases with respect to speed, area, power dissipation, and power-delay products. An implemented 32-b adder using complementary CMOS has a power-delay product of less than half that of the CPL version. Robustness with respect to voltage scaling and transistor sizing, as well as generality and ease-of-use, are additional advantages of CMOS logic gates, especially when cell-based design and logic synthesis are targeted. This paper shows that complementary CMOS is the logic style of choice for the implementation of arbitrary combinational circuits if low voltage, low power, and small power-delay products are of concern.
机译:最近报道的基于全加法器电路的逻辑样式比较声称,互补的通过晶体管逻辑(CPL)比互补的CMOS具有更高的功率效率。但是,对更高效的CMOS电路实现和更大范围的不同逻辑单元进行的新比较以及实际电路装置的使用证明,在大多数情况下,CMOS在速度,面积,功耗和功耗方面均优于CPL。功率延迟产品。使用互补CMOS的已实现32位加法器的电源延迟乘积小于CPL版本的一半。 CMOS逻辑门的其他优势在于电压缩放和晶体管尺寸的稳健性以及通用性和易用性,尤其是在针对基于单元的设计和逻辑综合的情况下。本文表明,如果需要关注低电压,低功耗和小功率延迟产品,则互补CMOS是实现任意组合电路的逻辑选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号