首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >A 5-GHz Subsampling PLL-Based Spread-Spectrum Clock Generator by Calibrating the Frequency Deviation
【24h】

A 5-GHz Subsampling PLL-Based Spread-Spectrum Clock Generator by Calibrating the Frequency Deviation

机译:通过校准频率偏差的5 GHz次采样基于PLL的扩频时钟发生器

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a spread-spectrum clock generator (SSCG) based on a subsampling phase-locked loop (SSPLL) by calibrating the spreading ratio. The proposed SSCG has a low jitter performance owing to the low in-band phase noise performance of the SSPLL. To achieve a spread-spectrum clocking, the direct voltage-controlled oscillator modulation method is used owing to the absence of a frequency divider. However, the spreading ratio (δ) can be varied by process, voltage, and temperature variations. Automatic calibration technique is proposed for a 5000-ppm spreading ratio at 5 GHz. The proposed SSCG achieves a 21-dB electromagnetic interference reduction, has a -104-dBc/Hz phase noise at 200-kHz offset, and consumes 7 mW and occupies a 0.39-mm area in a 65-nm CMOS process.
机译:本简报通过校准扩频比,提出了一种基于二次采样锁相环(SSPLL)的扩频时钟发生器(SSCG)。所提出的SSCG由于SSPLL的带内相位噪声性能低而具有低抖动性能。为了实现扩频时钟,由于没有分频器,因此使用直接压控振荡器调制方法。但是,扩展率(δ)会随工艺,电压和温度变化而变化。提出了在5 GHz时扩展率为5000 ppm的自动校准技术。拟议中的SSCG可实现21dB的电磁干扰降低,在200kHz的偏移下具有-104dBc / Hz的相位噪声,在65nm CMOS工艺中功耗为7mW,面积为0.39mm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号