首页> 外文期刊>IEEE Transactions on Applied Superconductivity >Functional modeling of RSFQ circuits using Verilog HDL
【24h】

Functional modeling of RSFQ circuits using Verilog HDL

机译:使用Verilog HDL对RSFQ电路进行功能建模

获取原文
获取原文并翻译 | 示例

摘要

Circuit level simulation is too slow to be used for verification of function and timing of large RSFQ circuits. The alternative, known from semiconductor digital circuit design, is simulating at the logic (gate) instead of the circuit (transistor or junction) level. Using a hardware description language (HDL) such as Verilog, it is possible to write functional model of each of the RSFQ basic gates. A large RSFQ circuit composed of hundreds gates and thousands Josephson junctions can then be simulated using standard semiconductor industry CAD tools. We have developed a library of Verilog models for over 15 basic RSFQ gates. We describe in detail our model for the DRO RSFQ cell. We show how this model can be generalized for other more complex cells. Our library has been verified by employing it in the design of timing for three large RSFQ circuits
机译:电路级仿真太慢,无法用于大型RSFQ电路的功能和时序验证。从半导体数字电路设计已知,另一种方法是在逻辑(门)而不是电路(晶体管或结)级进行仿真。使用诸如Verilog之类的硬件描述语言(HDL),可以编写每个RSFQ基本门的功能模型。然后,可以使用标准的半导体行业CAD工具来模拟由数百个门和数千个Josephson结组成的大型RSFQ电路。我们已经为超过15种基本RSFQ门开发了Verilog模型库。我们将详细描述DRO RSFQ信元的模型。我们展示了如何将该模型推广到其他更复杂的单元格。我们的库已通过在三个大型RSFQ电路的时序设计中使用它进行了验证

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号