首页> 外文会议>VLSI Circuits and Systems II pt.2 >Design of a 12-bit 80MS/s Pipeline Analog-to-Digital Converter for PLC-VDSL applications
【24h】

Design of a 12-bit 80MS/s Pipeline Analog-to-Digital Converter for PLC-VDSL applications

机译:用于PLC-VDSL应用的12位80MS / s管道模数转换器的设计

获取原文
获取原文并翻译 | 示例

摘要

This paper describes the design of a 12-bit 80MS/s pipeline Analog-to-Digital converter implemented in 0.13μm CMOS logic technology. The design has been computer-aided by a developed toolbox for the simulation, synthesis and verification of Nyquist-Rate Analog-to-Digital and Digital-to-Analog Converters in MATLAB. The embedded simulator uses SIMULINK C-coded S-functions to model all required subcircuits including their main error mechanisms. This approach allows to drastically speed up the simulation CPU-time and makes the proposed tool an advantageous alternative for fast exploration of requirements and as a design validation tool. The converter is based on a 10-stage pipeline preceded by a sample/hold with bootstrapping technique. Each stage gives 1.5 effective bits, except for the first one which provides 2.5 effective bits to improve linearity. The Analog-to-Digital architecture uses redundant bits for digital correction, it is planned to be implemented without using calibration and employs a subranging pipeline look-ahead technique to increase speed. Substrate biased MOSFETs in the depletion region are used as capacitors, linearized by a series compensation. Simulation results show that the Multi-Tone Power Ratio is higher than 56dB for several DMT test signals and the estimated Signal-to-Noise Ratio yield is supposed to be better than 62 dB from DC to Nyquist frequency. The converter dissipates less than 150mW from a 3.3V supply and occupies less than 4 mm~2 die area. The results have been checked with all process corners from -40° to 85° and power supply from 3V to 3.6V.
机译:本文介绍了采用0.13μmCMOS逻辑技术实现的12位80MS / s流水线模数转换器的设计。该设计已由开发的工具箱进行了计算机辅助,用于在MATLAB中对Nyquist速率模数转换器和数模转换器进行仿真,综合和验证。嵌入式仿真器使用SIMULINK C编码的S函数对所有必需的子电路(包括其主要错误机制)进行建模。这种方法可以极大地加快仿真CPU的速度,并使所提出​​的工具成为快速探索需求并作为设计验证工具的有利替代方案。该转换器基于10级流水线,其后采用自举技术进行采样/保持。除第一个阶段提供2.5个有效位以改善线性度外,每个阶段均提供1.5个有效位。模数架构使用冗余位进行数字校正,计划在不使用校准的情况下实现,并采用细分管线超前技术来提高速度。耗尽区中的衬底偏置MOSFET用作电容器,通过串联补偿线性化。仿真结果表明,对于多个DMT测试信号,多音功率比均高于56dB,并且从DC到Nyquist频率,估计的信噪比收率优于62 dB。该转换器在3.3V电源下的耗散小于150mW,占用的裸片面积小于4mm〜2。在所有工艺角从-40°至85°以及电源从3V至3.6V的情况下,均已检查结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号