首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 12-bit 20-Msample/s pipelined analog-to-digital converter with nested digital background calibration
【24h】

A 12-bit 20-Msample/s pipelined analog-to-digital converter with nested digital background calibration

机译:具有嵌套数字背景校准的12位20Msample / s流水线模数转换器

获取原文
获取原文并翻译 | 示例

摘要

A 12-bit 20-Msample/s pipelined analog-to-digital converter (ADC) is calibrated in the background using an algorithmic ADC, which is itself calibrated in the foreground. The overall calibration architecture is nested. The calibration overcomes the circuit nonidealities caused by capacitor mismatch and finite operational amplifier (opamp) gain both in the pipelined ADC and the algorithmic ADC. With a 58-kHz sinusoidal input, test results show that the pipelined ADC achieves a peak signal-to-noise-and-distortion ratio (SNDR) of 70.8 dB, a peak spurious-free dynamic range (SFDR) of 93.3 dB, a total harmonic distortion (THD) of -92.9 dB, and a peak integral nonlinearity (INL) of 0.47 least significant bit (LSB). The total power dissipation is 254 mW from 3.3 V. The active area is 7.5 mm2 in 0.35-Μm CMOS.
机译:使用算法ADC在后台校准12位20 Msample / s流水线模数转换器(ADC),该算法本身在前台进行校准。整体校准架构是嵌套的。校准克服了流水线ADC和算法ADC中电容器失配和有限运算放大器(opamp)增益引起的电路非理想性。通过58 kHz正弦输入,测试结果表明,流水线ADC的峰值信噪比(SNDR)为70.8 dB,无杂散动态范围(SFDR)的峰值为93.3 dB,总谐波失真(THD)为-92.9 dB,峰值积分非线性(INL)为0.47最低有效位(LSB)。从3.3 V开始,总功耗为254 mW。在0.35-μmCMOS中,有效面积为7.5 mm2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号