首页> 外文会议>SMTA 3D/SiP Advanced Packaging Symposium >A 3D-WLCSP Package Technology: Processing and Reliability Characterization
【24h】

A 3D-WLCSP Package Technology: Processing and Reliability Characterization

机译:3D-WLCSP封装技术:处理和可靠性表征

获取原文
获取外文期刊封面目录资料

摘要

A new low cost 3 Dimensional Wafer Level Chip Scale Package (3D-WLCSP) technology that leverages the existing infrastructures of wafer level packaging and high volume flip chip assembly is presented. This paper provides an overview of the new 3D-WLCSP technology including Flip Chip on wafer bonding assembly technologies required to produce the 3D Face to Face Flip Chip on wafer package. Development efforts are focused on high density flip chip placement forming the 3D-WLCSP and the associated innovations that this type of packaging and assembly includes. In this work, the flip chip pitch and bump size is varied as well as key assembly materials (including fluxes and underfills) used to attach the flip chip to the WLCSP. Processing innovations developed include flip chip fluxing methods for very fine pitch and small bump sizes, vision recognition of the chip and substrate during assembly, reflowing of the flip chips on a wafer, and underfilling a solder balled WLCSP wafer with chip components in close proximity. Initial reliability results are presented which highlight that even though the flip chip is mounted silicon to silicon, the pitch and bump size make it so that the underfill selection has a large impact on the reliability of the assembly. Various aspects of the die to wafer assembly process are explored including scaling issues with high volume assembly, utilization of low cost underfill approaches, and underfill encroachment on the WLCSP balls. Flux and underfill material combinations are identified that enable high assembly yields and provide reliable 3D-WLCSP assemblies with respect to liquid to liquid thermal shock testing and unbiased autoclave aging.
机译:提供了一种新的低成本3维晶圆芯片刻度封装(3D-WLCSP)技术,它利用了现有的晶片级包装和大容量倒装芯片组件的现有基础设施。本文概述了新的3D-WLCSP技术,包括在晶片键合组装技术上的倒装芯片,以便在晶片包装上产生3D面对脸部倒装芯片。开发工作集中在高密度倒装芯片放置,形成3D-WLCSP和这种包装和组装包括的相关创新包括。在这项工作中,倒装芯片间距和凸块尺寸可以改变,以及用于将倒装芯片附接到WLCSP的关键组装材料(包括助熔剂和底部填充物)。开发的加工创新包括用于非常细小的俯仰和小凸块尺寸的倒装芯片通量方法,在组装过程中,在晶片上的翻转芯片反射芯片和基板的芯片和衬底的透视识别,并在密切接近地填充带有芯片组件的焊料的焊料。提出了初始可靠性结果,其突出显示,即使将倒装芯片安装到硅,距离和凸块尺寸也使得底部填充选择对组装的可靠性产生了很大的影响。探讨了模具的各个方面,包括具有大容量组装的缩放问题,利用低成本欠填充方法,以及WLCSP球上的填充侵占。识别焊剂和底部填充材料组合,使得能够高组装产生并提供可靠的3D-WLCSP组件,相对于液体至液体热冲击测试和无偏析的高压釜老化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号