首页> 外文会议>IEEE International Conference on Microelectronic Test Structures >New approach for the extraction of gate voltage dependent series resistance and channel length reduction in CMOS transistors
【24h】

New approach for the extraction of gate voltage dependent series resistance and channel length reduction in CMOS transistors

机译:CMOS晶体管栅极电压相关串联电阻提取的新方法

获取原文

摘要

The resistance based extraction method for the determination of effective channel length and series resistance behaviour with gate bias is critically analysed. The impossibility of extracting the gate voltage variations of these parameters concurrently is demonstrated. Then a new parameter extraction procedure is given and experimentally applied to a wide range of technologies, from 1.2 /spl mu/m down to 0.1 /spl mu/m. Finally, the lack of resolution in the determination of channel length reduction and series resistance when the effective gate bias tends to zero and the impact of the substrate gate bias on these parameters is studied in detail.
机译:基于栅极偏压的有效通道长度和串联电阻行为的基于电阻的提取方法。证明了提取这些参数的栅极电压变化的不可能。然后给出了一个新的参数提取过程,并在实验上应用于各种技术,从1.2 / spl mu / m到0.1 / spl mu / m。最后,详细研究了当有效栅极偏置趋于为零时缺乏分辨率,在频道长度降低和串联电阻上以及基板栅极偏置对这些参数的影响时,进行了详细研究。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号