【24h】

Integration of High Aspect Ratio Structures

机译:集成高纵横比结构

获取原文

摘要

The nanometer regime challenges the vertical dimension of the nanoscale device structures due to many scaling constraints. For instance, device performance requirements, such as low line resistance, requisite barrier performance, high capacitance for DRAM capacitors, low capacitance between interconnect layers, and deep trenches for isolation, limit vertical scaling. Moreover, process integration considerations, including etch selectivity during dry etch, polish stop margin for CMP, and defect considerations, limit the thickness of films and material stacks during the fabrication of IC chips. The high aspect ratio nanostructures complicate the process integration of the device components, as well as the mechanical stability during and after fabrication.
机译:由于许多缩放约束,纳米制度挑战纳米级器件结构的垂直尺寸。例如,设备性能要求,如低线电阻,必要的屏障性能,电容器的高电容,互连层之间的低电容,以及隔离的深沟,极限垂直缩放。此外,过程集成考虑因素包括在干蚀刻期间的蚀刻选择性,CMP的抛光止余位和缺陷考虑,限制在IC芯片的制造过程中薄膜和材料堆叠的厚度。高纵横比纳米结构使装置组分的工艺整合复杂化,以及在制造期间和之后的机械稳定性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号