首页> 外文会议>2010 International Conference on Indium Phosphide and Related Materials >III-V MOSFETs: Scaling laws, scaling limits, fabrication processes
【24h】

III-V MOSFETs: Scaling laws, scaling limits, fabrication processes

机译:III-V MOSFET:比例定律,比例极限,制造工艺

获取原文

摘要

III-V FETs are in development for both THz and VLSI applications. In VLSI, high drive currents are sought at low gate drive voltages, while in THz circuits, high cutoff frequencies are required. In both cases, source and drain access resistivities must be decreased, and transconductance and drain current per unit gate width must be increased by reducing the gate dielectric thickness, reducing the inversion layer depth, and increasing the channel 2-DEG density of states. We here describe both nm self-aligned fabrication processes and channel designs to address these scaling limits.
机译:III-V FET正在针对THz和VLSI应用进行开发。在VLSI中,在低栅极驱动电压下寻求高驱动电流,而在THz电路中,则需要高截止频率。在这两种情况下,都必须降低源极和漏极的访问电阻率,并且必须通过减小栅极电介质厚度,减小反型层深度并增加沟道的2-DEG状态密度来增加每单位栅极宽度的跨导和漏极电流。我们在这里描述了纳米自对准制造工艺和沟道设计,以解决这些缩放限制。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号