首页> 外文会议>European Solid-State Device Research Conference >Drain leakage fluctuation reduction in the recessed channel array transistor DRAM with the elevated source-drain
【24h】

Drain leakage fluctuation reduction in the recessed channel array transistor DRAM with the elevated source-drain

机译:利用升高的源极 - 漏极排出泄漏频道阵列晶体管DRAM的漏漏波动减少

获取原文

摘要

Gate induced drain leakage (GFDL) characteristics were investigated with the recessed channel array transistor (RCAT) for DRAM, using the elevated source drain (ESD). The lower doping concentration of a source-drain region in the ESD structure reduces the electric field, which reduces drain leakage current and also the fluctuation of leakage current These reductions can enhance the data retention time of DRAM. The reduced electric field also improves hot carrier immunity of the cell transistor as well.
机译:使用升高的源极漏极(ESD),用凹陷频道阵列晶体管(RCAT)研究了栅极感应漏极泄漏(GFDL)特性。 ESD结构中的源极 - 漏极区域的较低掺杂浓度降低了电场,这减少了漏极漏电流,并且漏电流的波动也可以提高DRAM的数据保留时间。还原电场也改善了电池晶体管的热载体免疫。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号