首页> 外文期刊>IEEE Electron Device Letters >Roles of Residual Stress in Dynamic Refresh Failure of a Buried-Recessed-Channel-Array Transistor (B-CAT) in DRAM
【24h】

Roles of Residual Stress in Dynamic Refresh Failure of a Buried-Recessed-Channel-Array Transistor (B-CAT) in DRAM

机译:残余应力在DRAM中埋入式通道阵列晶体管(B-CAT)动态刷新故障中的作用

获取原文
获取原文并翻译 | 示例

摘要

We clarify the role of metal gates (e.g., TiN) on the degradation of the state-of-the-art buried-channel-array transistor (B-CAT) in dynamic random access memory (DRAM) chips. Unless the thermal budget during the processing step for integration is well controlled, residual stress caused by grain growth of the metal gate can result in a dynamic refresh failure of B-CAT through the negative shift in threshold voltage ( . A hole trapping model is proposed to explain this phenomenon. Uncontrolled grain growth of the metal gate increases the residual stress level on SiO2, and, consequently, it breaks the strained Si–O–Si bonds, which can serve as precursor sites for incoming holes. Residual stress in the three-dimensional transistor architecture, therefore, must be well controlled to improve the reliability of commercial DRAM chips.
机译:我们阐明了金属栅极(例如TiN)在动态随机存取存储器(DRAM)芯片中最先进的掩埋通道阵列晶体管(B-CAT)退化中的作用。除非很好地控制集成工艺步骤中的热预算,否则由于金属栅极晶粒生长引起的残余应力可能会通过阈值电压的负移而导致B-CAT动态刷新失败(。提出了空穴陷阱模型)解释这种现象的原因是,金属栅极的晶粒生长不受控制,增加了SiO2上的残余应力水平,因此,它破坏了应变的Si-O-Si键,这可以作为进入空穴的前体位点。因此,必须很好地控制三维晶体管体系结构,以提高商用DRAM芯片的可靠性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号