首页> 外文会议>Advanced etch technology for nanopatterning VI >Co-optimization of lithographic and patterning processes for improved EPE performance
【24h】

Co-optimization of lithographic and patterning processes for improved EPE performance

机译:共同优化光刻和构图工艺以提高EPE性能

获取原文
获取原文并翻译 | 示例

摘要

Complimentary lithography is already being used for advanced logic patterns. The tight pitches for ID Metal layers are expected to be created using spacer based multiple patterning ArF-i exposures and the more complex cut/block patterns are made using EUV exposures. At the same time, control requirements of CDU, pattern shift and pitch-walk are approaching sub-nanometer levels to meet edge placement error (EPE) requirements. Local variability, such as Line Edge Roughness (LER), Local CDU, and Local Placement Error (LPE), are dominant factors in the total Edge Placement error budget. In the lithography process, improving the imaging contrast when printing the core pattern has been shown to improve the local variability. In the etch process, it has been shown that the fusion of atomic level etching and deposition can also improve these local variations. Co-optimization of lithography and etch processing is expected to further improve the performance over individual optimizations alone. To meet the scaling requirements and keep process complexity to a minimum, EUV is increasingly seen as the platform for delivering the exposures for both the grating and the cut/block patterns beyond N7. In this work, we evaluated the overlay and pattern fidelity of an EUV block printed in a negative tone resist on an ArF-i SAQP grating. High-order Overlay modeling and corrections during the exposure can reduce overlay error after development, a significant component of the total EPE. During etch, additional degrees of freedom are available to improve the pattern placement error in single layer processes. Process control of advanced pitch nanoscale-multi-patterning techniques as described above is exceedingly complicated in a high volume manufacturing environment. Incorporating potential patterning optimizations into both design and HVM controls for the lithography process is expected to bring a combined benefit over individual optimizations. In this work we will show the EPE performance improvement for a 32nm pitch SAQP + block patterned Metal 2 layer by co-optimizing the lithography and etch processes. Recommendations for further improvements and alternative processes will be given.
机译:免费光刻技术已经用于高级逻辑图案。可以使用基于间隔物的多次构图ArF-i曝光来产生ID金属层的紧密间距,而使用EUV曝光则可以制作更复杂的切割/块状图案。同时,CDU,图案偏移和音高步进的控制要求已接近亚纳米级别,以满足边缘放置误差(EPE)的要求。局部可变性(例如线边缘粗糙度(LER),局部CDU和局部放置误差(LPE))是总边缘放置误差预算中的主要因素。在光刻工艺中,已显示出在打印核心图案时改善成像对比度可改善局部变异性。在蚀刻过程中,已经证明原子级蚀刻和沉积的融合也可以改善这些局部变化。光刻和蚀刻工艺的共同优化有望进一步提高性能,而不仅仅是单独的优化。为了满足缩放要求并将工艺复杂度降至最低,EUV被越来越多地视为提供光栅和N7以外的切割/切割图案曝光的平台。在这项工作中,我们评估了在ArF-i SAQP光栅上以负性抗蚀剂印刷的EUV块的覆盖度和图案保真度。曝光期间的高阶叠加建模和校正可以减少显影后的叠加误差,这是整个EPE的重要组成部分。在蚀刻过程中,可以使用其他自由度来改善单层工艺中的图案放置错误。如上所述的高级间距纳米级多图案技术的过程控制在大批量制造环境中极其复杂。预期将潜在的图案优化结合到光刻工艺的设计和HVM控件中,有望带来比单个优化更好的综合优势。在这项工作中,我们将展示通过共同优化光刻和蚀刻工艺来改善32nm间距SAQP +块状金属2层的EPE性能。将给出进一步改进和替代过程的建议。

著录项

  • 来源
    《Advanced etch technology for nanopatterning VI》|2017年|101490N.1-101490N.16|共16页
  • 会议地点 San Jose(US)
  • 作者单位

    ASML Netherlands B.V., De Run 6501, 5504 DR Veldhoven, The Netherlands;

    ASML Netherlands B.V., De Run 6501, 5504 DR Veldhoven, The Netherlands;

    ASML Netherlands B.V., De Run 6501, 5504 DR Veldhoven, The Netherlands;

    ASML Netherlands B.V., De Run 6501, 5504 DR Veldhoven, The Netherlands;

    ASML Netherlands B.V., De Run 6501, 5504 DR Veldhoven, The Netherlands;

    Tokyo Electron Limited, Akasaka Biz Tower, 3-1 Akasaka 5-chome, Minato-ku, Tokyo 107-6325 Japan;

    Tokyo Electron Limited, Akasaka Biz Tower, 3-1 Akasaka 5-chome, Minato-ku, Tokyo 107-6325 Japan;

    Tokyo Electron Limited, Akasaka Biz Tower, 3-1 Akasaka 5-chome, Minato-ku, Tokyo 107-6325 Japan;

    Tokyo Electron Limited, Akasaka Biz Tower, 3-1 Akasaka 5-chome, Minato-ku, Tokyo 107-6325 Japan;

    Tokyo Electron Limited, Akasaka Biz Tower, 3-1 Akasaka 5-chome, Minato-ku, Tokyo 107-6325 Japan;

    Tokyo Electron Limited, Akasaka Biz Tower, 3-1 Akasaka 5-chome, Minato-ku, Tokyo 107-6325 Japan;

    Tokyo Electron Limited, Akasaka Biz Tower, 3-1 Akasaka 5-chome, Minato-ku, Tokyo 107-6325 Japan;

    IMEC, Kapeldreef 75, B-3001 Leuven, Belgium;

    IMEC, Kapeldreef 75, B-3001 Leuven, Belgium;

    IMEC, Kapeldreef 75, B-3001 Leuven, Belgium;

    IMEC, Kapeldreef 75, B-3001 Leuven, Belgium;

    IMEC, Kapeldreef 75, B-3001 Leuven, Belgium;

  • 会议组织
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Spacer; SAQP; EPE; EUV; Block; Local CDU;

    机译:垫片; SAQP; EPE; EUV;块;本地CDU;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号