【24h】

Electromigration modeling with consideration of hillock formation

机译:考虑小丘形成的电迁移模拟

获取原文
获取原文并翻译 | 示例

摘要

This paper investigates the electromigration induced hillock generation in a wafer level interconnect structure through numerical approach. The electronic migration formulation that considers the effects of the electron wind force, stress gradients, temperature gradients, as well as the atomic density gradient has been developed. The parameter study for the Al line geometry with different width and thickness of a SWEAT structure is investigated. The comparison of void/hillock formation and the time to failure (TTF) life through numerical example of the SWEAT structure with the measurement result are studied and discussed. Finally, the TTF life of a hillock is defined and discussed.
机译:本文通过数值方法研究了在晶片级互连结构中电迁移引起的小丘的产生。已经开发出考虑电子风力,应力梯度,温度梯度以及原子密度梯度影响的电子迁移公式。研究了具有不同宽度和厚度的SWEAT结构的Al线几何参数研究。通过SWEAT结构的数值实例和测量结果,比较了孔隙/小丘形成和失效时间(TTF)寿命。最后,定义并讨论了小丘的TTF寿命。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号