首页> 外国专利> Gate stack including a high-k gate dielectric that is optimized for low voltage applications

Gate stack including a high-k gate dielectric that is optimized for low voltage applications

机译:栅极堆叠包括针对低压应用进行了优化的高k栅极电介质

摘要

A method of forming a semiconductor device that includes forming a high-k gate dielectric layer on a semiconductor substrate, wherein an oxide containing interfacial layer can be present between the high-k gate dielectric layer and the semiconductor substrate. A scavenging metal stack may be formed on the high-k gate dielectric layer. An annealing process may be applied to the scavenging metal stack during which the scavenging metal stack removes oxide material from the oxide containing interfacial layer, wherein the oxide containing interfacial layer is thinned by removing of the oxide material. A gate conductor layer is formed on the high-k gate dielectric layer. The gate conductor layer and the high-k gate dielectric layer are then patterned to provide a gate structure. A source region and a drain region are then formed on opposing sides of the gate structure.
机译:一种形成半导体器件的方法,包括在半导体衬底上形成高k栅介电层,其中在高k栅介电层和半导体衬底之间可以存在含氧化物的界面层。可以在高k栅极电介质层上形成清除金属堆叠。可以对清除金属叠层进行退火工艺,在该过程中,清除金属叠层从含氧化物的界面层中去除氧化物材料,其中,含氧化物的界面层通过除去氧化物材料而变薄。在高k栅极电介质层上形成栅极导体层。然后,对栅极导体层和高k栅极电介质层进行构图,以提供栅极结构。然后,在栅极结构的相对侧上形成源极区和漏极区。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号