首页> 外国专利> Recessed channel insulated-gate field effect transistor with self-aligned gate and increased channel length

Recessed channel insulated-gate field effect transistor with self-aligned gate and increased channel length

机译:具有自对准栅极和增加的沟道长度的嵌入式沟道绝缘栅场效应晶体管

摘要

A metal-oxide-semiconductor transistor (MOS) and method of fabricating the same, in which the effective channel length is increased relative to the width of the gate electrode. A dummy gate electrode overlying dummy gate dielectric material is formed at the surface of the structure, with self-aligned source/drain regions, and dielectric spacers on the sidewalls of the dummy gate structure. The dummy gate dielectric underlies the sidewall spacers. Following removal of the dummy gate electrode and the underlying dummy gate dielectric material, including from under the spacers, a silicon etch is performed to form a recess in the underlying substrate. This etch is self-limiting on the undercut sides, due to the crystal orientation, relative to the etch of the bottom of the recess. The gate dielectric and gate electrode material are then deposited into the remaining void, for example to form a high-k metal gate MOS transistor.
机译:一种金属氧化物半导体晶体管(MOS)及其制造方法,其中有效沟道长度相对于栅电极的宽度增加。在该结构的表面上形成覆盖有伪栅极电介质材料的伪栅电极,该伪栅电极具有自对准的源极/漏极区以及在伪栅极结构的侧壁上的电介质间隔物。伪栅极电介质位于侧壁间隔物下方。在去除虚设栅电极和下面的虚设栅电介质材料之后,包括从间隔物下面,进行硅蚀刻,以在下面的衬底中形成凹槽。由于晶体取向,相对于凹槽底部的蚀刻,该蚀刻在底切侧上是自限性的。然后将栅电介质和栅电极材料沉积到剩余的空隙中,例如以形成高k金属栅MOS晶体管。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号