首页> 外文OA文献 >Digital Centric Multi-Gigabit SerDes Design and Verification
【2h】

Digital Centric Multi-Gigabit SerDes Design and Verification

机译:数字中心多千兆位SerDes设计与验证

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Advances in semiconductor manufacturing still lead to ever decreasing feature sizes and constantly allow higher degrees of integration in application specific integrated circuits (ASICs). Therefore the bandwidth requirements on the external interfaces of such systems on chips (SoC) are steadily growing. Yet, as the number of pins on these ASICs is not increasing in the same pace - known as pin limitation - the bandwidth per pin has to be increased.ududSerDes (Serializer/Deserializer) technology, which allows to transfer data serially at very high data rates of 25Gbps and more is a key technology to overcome pin limitation and exploit the computing power that can be achieved in todays SoCs. As such SerDes blocks together with the digital logic interfacing them form complex mixed signal systems, verification of performance and functional correctness is very challenging.ududIn this thesis a novel mixed-signal design methodology is proposed, which tightly couples model and implementation in order to ensure consistency throughout the design cycles and hereby accelerate the overall implementation flow. A tool flow that has been developed is presented, which integrates well into state of the art electronic design automation (EDA) environments and enables the usage of this methodology in practice.ududFurther, the design space of todays high-speed serial links is analyzed and an architecture is proposed, which pushes complexity into the digital domain in order to achieve robustness, portability between manufacturing processes and scaling with advanced node technologies. The all digital phase locked loop (PLL) and clock data recovery (CDR), which have been developed are described in detail.ududThe developed design flow was used for the implementation of the SerDes architecture in a 28nm silicon process and proved to be indispensable for future projects.
机译:半导体制造的进步仍然导致特征尺寸不断减小,并不断允许在专用集成电路(ASIC)中实现更高的集成度。因此,此类片上系统(SoC)的外部接口上的带宽要求正在稳定增长。但是,由于这些ASIC上的引脚数量没有以相同的速度增加(称为引脚限制),因此必须增加每个引脚的带宽。 ud udSerDes(串行器/解串器)技术,该技术允许在以下位置串行传输数据25Gbps甚至更高的超高数据速率是克服引脚限制并利用当今SoC可以实现的计算能力的一项关键技术。由于这样的SerDes模块以及与它们相连的数字逻辑一起形成复杂的混合信号系统,因此性能和功能正确性的验证非常具有挑战性。 ud ud本文提出了一种新颖的混合信号设计方法,该方法将模型和实现紧密耦合在一起。为了确保整个设计周期的一致性,从而加快总体实施流程。提出了一种已开发的工具流程,该流程很好地集成到了最新的电子设计自动化(EDA)环境中,并可以在实践中使用这种方法。 ud ud此外,当今的高速串行链接的设计空间进行了分析,并提出了一种体系结构,该体系结构将复杂性推入了数字领域,以实现鲁棒性,制造工艺之间的可移植性以及采用先进节点技术进行扩展的能力。详细描述了已开发的全数字锁相环(PLL)和时钟数据恢复(CDR)。 ud ud开发的设计流程用于在28nm硅工艺中实现SerDes体系结构,并证明了对于将来的项目必不可少。

著录项

  • 作者

    Müller Markus Roman;

  • 作者单位
  • 年度 2018
  • 总页数
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号