首页> 外文OA文献 >Orthogonal partitioning and gated clock architecture for low power realization of FSMs
【2h】

Orthogonal partitioning and gated clock architecture for low power realization of FSMs

机译:正交划分和门控时钟架构,可实现低功耗FSM

摘要

In this paper we address the issue of low power realization of FSMs using decomposition and gated clock architecture. We decompose the N state machine into two interacting machines with N1, N2 states such that N=N1×N2. Our cost function is the number of self-edges, which is to be maximized. For all the self-edge conditions, the inputs and clock of the respective machine is disabled to reduce the switching activity and therefore, the reduction in power can be achieved. We describe the greedy algorithm which maximizes the cost function. We attempt to keep the area the same by keeping to a minimum the number of flip-flops. We compared the results of our algorithm with JEDI. In one case, we could achieve a power reduction up to 67% with less area as well. Based on the results, we conclude that our approach is suitable for machines with a large number of states and less number of outputs.
机译:在本文中,我们解决了使用分解和门控时钟架构实现FSM的低功耗问题。我们将N状态机分解为两个具有N1,N2状态的交互机,使得N = N1×N2。我们的成本函数是要最大化的自边缘数量。对于所有的自动边缘条件,相应机器的输入和时钟均被禁用以减少开关活动,因此可以实现功耗的降低。我们描述了使成本函数最大化的贪心算法。我们试图通过将触发器的数量保持在最小来保持面积不变。我们将算法的结果与JEDI进行了比较。在一种情况下,我们还可以用更少的面积将功耗降低多达67%。根据结果​​,我们得出结论,我们的方法适用于状态数量众多而输出数量较少的机器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号