首页> 美国政府科技报告 >Verification of the Ftcayuga Fault-Tolerant Microprocessor System. Volume 2:Formal Specification and Correctness Theorems
【24h】

Verification of the Ftcayuga Fault-Tolerant Microprocessor System. Volume 2:Formal Specification and Correctness Theorems

机译:验证Ftcayuga容错微处理器系统。第2卷:形式规范和正确性定理

获取原文

摘要

Presented here is a formal specification and verification of a property of aquadruplicately redundant fault tolerant microprocessor system design. A complete listing of the formal specification of the system and the correctness theorems that are proved are given. The system performs the task of obtaining interactive consistency among the processors using a special instruction on the processors. The design is based on an algorithm proposed by Pease, Shostak, and Lamport. The property verified insures that an execution of the special instruction by the processors correctly accomplishes interactive consistency, providing certain preconditions hold, using a computer aided design verification tool, Spectool, and the theorem prover, Clio. A major contribution of the work is the demonstration of a significant fault tolerant hardware design that is mechanically verified by a theorem prover.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号