首页> 外文期刊>VLSI Design >Dynamic CMOS Load Balancing and Path Oriented in Time Optimization Algorithms to Minimize Delay Uncertainties from Process Variations
【24h】

Dynamic CMOS Load Balancing and Path Oriented in Time Optimization Algorithms to Minimize Delay Uncertainties from Process Variations

机译:动态CMOS负载平衡和时间优化算法中的路径导向,可最大程度地减少过程变化带来的延迟不确定性

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

The complexity of timing optimization of high-performance circuits has been increasing rapidly in proportion to the shrinking CMOS device size and rising magnitude of process variations. Addressing these significant challenges, this paper presents a timing optimization algorithm for CMOS dynamic logic and a Path Oriented IN Time (POINT) optimization flow for mixed-static-dynamic CMOS logic, where a design is partitioned into static and dynamic circuits. Implemented on a 64-b adder and International Symposium on Circuits and Systems (ISCAS) benchmark circuits, the POINT optimization algorithm has shown an average improvement in delay by .38% and delay uncertainty from process variations by 35% in comparison with a state-of-the-art commercial optimization tool.
机译:高性能电路时序优化的复杂度与CMOS器件尺寸的减小和工艺变化幅度的增加成比例地迅速增加。针对这些重大挑战,本文提出了一种用于CMOS动态逻辑的时序优化算法,以及一种用于混合静态-动态CMOS逻辑的面向路径的IN时间(POINT)优化流程,该设计将设计分为静态和动态电路。 POINT优化算法是在64位加法器和国际电路与系统专题讨论会(ISCAS)基准电路上实施的,与状态状态相比,延迟平均降低了0.38%,过程变化带来的延迟不确定性提高了35%。最先进的商业优化工具。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号