【24h】

SLECTS: Slew-Driven Clock Tree Synthesis

机译:SLECTS:摆动时钟树综合

获取原文
获取原文并翻译 | 示例

摘要

A slew-driven clock tree synthesis (SLECTS) methodology is proposed for nanoscale technologies where the interconnect resistance dominates device resistance, thereby increasing the challenge of satisfying the slew constraint. This issue is exacerbated at lower voltages due to degraded drive ability of the clock buffers. A paradigm shift from the traditional delay (and skew)-driven approaches to the proposed slew-driven methodology is therefore required. SLECTS is developed in this paper to satisfy tight slew constraints, which can be costly or infeasible with delay (skew)-driven methodologies and reduce the power dissipation of the clock tree, since the slew and skew constraints are simultaneously and methodically considered. Experimental results performed on an industrial circuit with more than 1M gates designed in 28-nm technology demonstrate that clock power is reduced by approximately 15% as compared to a commercial clock tree synthesis tool under similar slew and skew constraints.
机译:为纳米级技术提出了一种回转驱动的时钟树合成(SLICTS)方法,其中互级电阻主要占据了装置电阻,从而增加了满足旋转结构的挑战。由于时钟缓冲器的降低的驱动能力,此问题在较低的电压下加剧。因此,需要从传统的延迟(和歪斜)驱动到所提出的拉动驱动方法的传统延迟(和歪斜)的范式转变。在本文中开发了SLICTS以满足紧的旋转式限制,这可以具有昂贵或不可行的延迟(歪斜)的方法,并且减少时钟树的功耗,因为同时和有条理地考虑了旋转和偏斜约束。与28-NM技术中设计的超过1M门的工业电路执行的实验结果表明,与类似的回流和偏斜约束下的商业时钟树合成工具相比,时钟功率降低了大约15%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号