【24h】

SLECTS: Slew-Driven Clock Tree Synthesis

机译:幻灯片:转换驱动时钟树综合

获取原文
获取原文并翻译 | 示例

摘要

A slew-driven clock tree synthesis (SLECTS) methodology is proposed for nanoscale technologies where the interconnect resistance dominates device resistance, thereby increasing the challenge of satisfying the slew constraint. This issue is exacerbated at lower voltages due to degraded drive ability of the clock buffers. A paradigm shift from the traditional delay (and skew)-driven approaches to the proposed slew-driven methodology is therefore required. SLECTS is developed in this paper to satisfy tight slew constraints, which can be costly or infeasible with delay (skew)-driven methodologies and reduce the power dissipation of the clock tree, since the slew and skew constraints are simultaneously and methodically considered. Experimental results performed on an industrial circuit with more than 1M gates designed in 28-nm technology demonstrate that clock power is reduced by approximately 15% as compared to a commercial clock tree synthesis tool under similar slew and skew constraints.
机译:针对互连电阻在器件电阻中占主导地位的纳米级技术,提出了一种压摆驱动时钟树综合(SLECTS)方法,从而增加了满足压摆约束的挑战。由于时钟缓冲器的驱动能力降低,因此在较低电压下该问题会更加严重。因此,需要从传统的延迟(和时滞)驱动方法向拟议的压摆驱动方法进行范式转换。本文开发SLECTS是为了满足严格的压摆约束,这对于延迟(压摆)驱动的方法可能是昂贵的或不可行的,并且由于同时并系统地考虑了压摆和斜约束,因此降低了时钟树的功耗。在采用28nm技术设计的具有1M以上门的工业电路上进行的实验结果表明,与商用时钟树综合工具相比,在类似的摆率和偏斜约束下,时钟功率降低了约15%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号