SUNY Stony Brook, Dept Elect & Comp Engn, Stony Brook, NY 11794 USA;
Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA;
SUNY Stony Brook, Dept Elect & Comp Engn, Stony Brook, NY 11794 USA;
Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA;
NXP Semicond, Austin, TX 78735 USA;
NXP Semicond, Austin, TX 78735 USA;
Clock networks; computer-aided analysis; digital integrated circuits; integrated circuit interconnections; integrated circuit synthesis; low-power electronics;
机译:SLECTS:摆动时钟树综合
机译:优化设计时序:芯片上的变化,时钟门控和现代数字设计的时钟网络的复杂性使过时的时钟树综合(CTS)方法失效
机译:生成的时钟的时钟树综合
机译:具有自适应时钟生成功能的数字电路中的时钟数据补偿感知时钟树合成
机译:考虑工艺参数和可变性的时钟树分析和综合。
机译:橡树的内生节律性生长受内部时钟的调节而不是资源的可用性
机译:权力和障碍物意识3D时钟树综合