首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A MIMD-based video signal processing architecture suitable for large area integration and a 16.6-cm/sup 2/ monolithic implementation
【24h】

A MIMD-based video signal processing architecture suitable for large area integration and a 16.6-cm/sup 2/ monolithic implementation

机译:基于MIMD的视频信号处理架构,适用于大面积集成和16.6cm / sup 2 /单片实现

获取原文
获取原文并翻译 | 示例

摘要

The architecture and implementation of a programmable video signal processor dedicated as building block of a multiple instruction multiple data (MIMD)-based bus-connected multiprocessor system is presented. This system can either be constructed from several single processor chips, or it can be integrated on a large area integrated circuit containing several processors. The processor allows an efficient implementation of different video coding standards like H.261, H.263, MPEG-1 and MPEG-2. It consists of a RISC processor supplemented by a coprocessor for computation intensive convolution-like tasks, which provides a peak performance of more than 1 giga-arithmetic operations per second (GOPS). A large area integrated circuit integrating 9 processor elements (PE's) on an area of 16.6 cm/sup 2/ has been designed. Due to yield considerations redundancy concepts have been implemented, that-even in the presence of production defects-result in working chips utilizing a lower number of PE's. Each PE has built-in self-test (BIST) capabilities, which allow for an independent test of itself under the control of its integrated fault-tolerant BIST controller. Defective PE's are switched off. Only the PE's passing the BIST are used for video processing tasks. Prototypes have been fabricated in a 0.8 /spl mu/m complementary metal-oxide-semiconductor (CMOS) process structured by masks using wafer stepping with overlapping exposures. Employing redundancy, up to 6 PE's per chip were functional at 66 MHz, thus providing a peak arithmetic performance of up to 6 GOPS.
机译:提出了一种可编程视频信号处理器的体系结构和实现,该视频处理器专门用作基于多指令多数据(MIMD)的总线连接多处理器系统的构建块。该系统既可以由几个单处理器芯片构成,也可以集成在包含多个处理器的大面积集成电路上。该处理器可有效实现不同的视频编码标准,例如H.261,H.263,MPEG-1和MPEG-2。它包含一个RISC处理器,并辅以协处理器来处理类似卷积的计算密集型任务,其峰值性能超过每秒1千兆位算术运算(GOPS)。已经设计出在16.6 cm / sup 2 /的面积上集成9个处理器元件(PE)的大面积集成电路。由于产量的考虑,已经实施了冗余概念,即使在存在生产缺陷的情况下,也导致使用较少数量PE的工作芯片。每个PE都具有内置的自测(BIST)功能,可以在其集成的容错BIST控制器的控制下对其自身进行独立测试。有缺陷的PE已关闭。仅通过BIST的PE用于视频处理任务。原型是在0.8 / splμm/ m的互补金属氧化物半导体(CMOS)工艺中制造的,该工艺由掩模构成,使用具有重叠曝光的晶圆步进进行掩模。利用冗余,每个芯片可在66 MHz下运行多达6个PE,因此可提供高达6 GOPS的峰值算术性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号