首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Energy optimization of multilevel cache architectures for RISC and CISC processors
【24h】

Energy optimization of multilevel cache architectures for RISC and CISC processors

机译:RISC和CISC处理器的多层缓存体系结构的能源优化

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we present the characterization and design of energy-efficient, on chip cache memories. The characterization of power dissipation in on-chip cache memories reveals that the memory peripheral interface circuits and bit array dissipate comparable power. To optimize performance and power in a processor's cache, a multidivided module (MDM) cache architecture is proposed to conserve energy in the bit array as well as the memory peripheral circuits. Compared to a conventional, nondivided, 16-kB cache, the latency and power of the MDM cache are reduced by a factor of 1.9 and 4.6, respectively. Based on the MDM cache architecture, the energy efficiency of the complete memory hierarchy is analyzed with respect to cache parameters in a multilevel processor cache design. This analysis was conducted by executing the SPECint92 benchmark programs with the miss ratios for reduced instruction set computer (RISC) and complex instruction set computer (CISC) machines.
机译:在本文中,我们介绍了节能的片上高速缓存存储器的特性和设计。片上高速缓存存储器中的功耗特征表明,存储器外围接口电路和位阵列会消耗相当的功耗。为了优化处理器高速缓存中的性能和功耗,提出了一种多模块(MDM)高速缓存体系结构,以节省位阵列和存储器外围电路中的能量。与传统的非分割16 kB缓存相比,MDM缓存的等待时间和功耗分别减少了1.9和4.6倍。基于MDM缓存体系结构,针对多级处理器缓存设计中的缓存参数,分析了完整内存层次结构的能效。通过执行SPECint92基准程序,并以精简指令集计算机(RISC)和复杂指令集计算机(CISC)机器的未命中率进行分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号