...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Reconfigurable pipelined 2-D convolvers for fast digital signal processing
【24h】

Reconfigurable pipelined 2-D convolvers for fast digital signal processing

机译:可重新配置的流水线二维卷积器,用于快速数字信号处理

获取原文
获取原文并翻译 | 示例

摘要

In order to make software applications simpler to write and easier to maintain, a software digital signal-processing library that performs essential signal- and image-processing functions is an important part of every digital signal processor (DSP) developer's toolset. In general, such a library provides high-level interface and mechanisms, therefore, developers only need to know how to use algorithms, not the details of how they work. Complex signal transformations then become function calls, e.g., C-callable functions. Considering the two-dimensional (2-D) convolver function as an example of great significance for DSP's, this paper proposes to replace this software function by an emulation on a field-programmable gate array (FPGA) initially configured by software programming. Therefore, the exploration of the 2-D convolver's design space will provide guidelines for the development of a library of DSP-oriented hardware configurations intended to significantly speed up the performance of general DSP processors. Based on the specific convolver, and considering operators supported in the library as hardware accelerators, a series of tradeoffs for efficiently exploiting the bandwidth between the general-purpose DSP and accelerators are proposed. In terms of implementation, this paper explores the performance and architectural tradeoffs involved in the design of an FPGA-based 2-D convolution coprocessor for the TMS320C40 DSP microprocessor available from Texas Instruments Incorporated. However, the proposed concept is not limited to a particular processor.
机译:为了使软件应用程序更易于编写和维护,软件数字信号处理库执行基本的信号和图像处理功能是每个数字信号处理器(DSP)开发人员工具集的重要组成部分。通常,这样的库提供高级接口和机制,因此,开发人员只需要知道如何使用算法,而无需了解工作方式的细节。然后,复杂的信号转换成为函数调用,例如C调用函数。考虑到二维(2-D)卷积器功能对于DSP具有重要意义的示例,本文提出通过在最初由软件编程配置的现场可编程门阵列(FPGA)上进行仿真来替代此软件功能。因此,对二维卷积器设计空间的探索将为开发面向DSP的硬件配置库提供指导,以显着加快通用DSP处理器的性能。基于特定的卷积器,并考虑到库中支持的运算符作为硬件加速器,提出了一系列折衷方案,以有效利用通用DSP和加速器之间的带宽。在实现方面,本文探讨了性能和体系结构的权衡问题,这些问题涉及为德州仪器(TI)提供的TMS320C40 DSP微处理器设计基于FPGA的二维卷积协处理器。但是,提出的概念不限于特定的处理器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号