...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A coding framework for low-power address and data busses
【24h】

A coding framework for low-power address and data busses

机译:低功耗地址和数据总线的编码框架

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a source-coding framework for the design of coding schemes to reduce transition activity. These schemes are suited for high-capacitance buses where the extra power dissipation due to the encoder and decoder circuitry is offset by the power savings at the bus. In this framework, a data source (characterized in a probabilistic manner) is first passed through a decorrelating function f/sub 1/. Next, a variant of entropy coding function f/sub 2/ is employed, which reduces the transition activity. The framework is then employed to derive novel encoding schemes whereby practical forms for f/sub 1/ and f/sub 2/ are proposed. Simulation results with an encoding scheme for data buses indicate an average reduction in transition activity of 36%. This translates into a reduction in total power dissipation for bus capacitances greater than 14 pF/b in 1.2 /spl mu/m CMOS technology. For a typical value for bus capacitance of 50 pF/b, there is a 36% reduction in power dissipation and eight times more power savings compared to existing schemes. Simulation results with an encoding scheme for instruction address buses indicate an average reduction in transition activity by a factor of 1.5 times over known coding schemes.
机译:本文提出了一种用于设计编码方案以减少过渡活动的源编码框架。这些方案适用于大容量总线,其中由于编码器和解码器电路而导致的额外功耗被总线上的功耗节省所抵消。在此框架中,首先通过解相关函数f / sub 1 /传递数据源(以概率方式表征)。接下来,采用熵编码函数f / sub 2 /的变体,该变体降低了过渡活动。然后,使用该框架来推导新颖的编码方案,从而提出f / sub 1 /和f / sub 2 /的实用形式。数据总线编码方案的仿真结果表明,过渡活动平均减少了36%。这意味着在1.2 / spl mu / m CMOS技术中,总线电容大于14 pF / b时,总功耗会降低。如果总线电容的典型值为50 pF / b,则与现有方案相比,功耗降低了36%,节省的电量则是原来的八倍。指令地址总线的编码方案的仿真结果表明,与已知编码方案相比,过渡活动平均减少了1.5倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号