首页> 外文学位 >High-speed and low-power architectures for a hybrid video coder.
【24h】

High-speed and low-power architectures for a hybrid video coder.

机译:混合视频编码器的高速和低功耗架构。

获取原文
获取原文并翻译 | 示例

摘要

The Block-Based model for motion estimation and compensation forms the basis of almost all video standards, for example MPEG-1, MPEG-2 and H.26x. Recently, the Mesh-Based model has been introduced in current video and graphics standards like MPEG-4 and VRML. It offers many functionalities that the Block-Based model does not offer. Therefore, a hybrid codec with Block-Based and Mesh-Based modes, which complement each other nicely, yields the best results over a wide range of video at low bit-rates. The work in this dissertation addresses the additions and enhancements to current Block-Based video coders to be able to incorporate the Mesh-Based model. Novel architectures for the key modules in the coder are proposed. A high-throughput VLSI architecture for the 2D Discrete Cosine Transform (DCT) that delivers 108 Gbps is proposed. It runs at 1.5 Ghz and consumes 0.45 Watts. Also, a survey of low-power architectures for Block-Based motion estimation is presented. A novel low-power architecture for Block-Based motion estimation is suggested based on this survey. It uses a hybrid tree/array structure. And finally, an architecture that performs motion compensation for both Block-Based and Mesh-Based models is presented. The main building block for these architectures is the binary adder. A detailed analysis of the 1-bit full-adder cell (the nucleus of the binary adder) is also presented in this dissertation. Comparison and simulation results of a wide variety of full-adders is performed. The best performing cell is used to build the VLSI architecture of the 2D-DCT.
机译:用于运动估计和补偿的基于块的模型形成了几乎所有视频标准的基础,例如MPEG-1,MPEG-2和H.26x。最近,在诸如MPEG-4和VRML之类的当前视频和图形标准中引入了基于网格的模型。它提供了许多基于块的模型所不具备的功能。因此,具有很好的互补性的,具有基于块的模式和基于网格的模式的混合编解码器可以在低比特率的宽视频范围内产生最佳结果。本文的工作着眼于对当前基于块的视频编码器的添加和增强,以便能够合并基于网格的模型。提出了用于编码器中的关键模块的新颖架构。提出了一种用于108D的2D离散余弦变换(DCT)的高吞吐量VLSI架构。它的运行频率为1.5 GHz,功耗为0.45瓦。此外,提出了针对基于块的运动估计的低功耗架构的调查。基于此调查,提出了一种新颖的基于块的运动估计的低功耗架构。它使用混合树/数组结构。最后,提出了一种针对基于块的模型和基于网格的模型执行运动补偿的体系结构。这些体系结构的主要构建块是二进制加法器。本文还对1位全加器单元(二进制加法器的核)进行了详细的分析。进行了各种全加器的比较和仿真结果。表现最佳的单元用于构建2D-DCT的VLSI体系结构。

著录项

  • 作者

    Shams, Ahmed M.;

  • 作者单位

    University of Louisiana at Lafayette.;

  • 授予单位 University of Louisiana at Lafayette.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2000
  • 页码 167 p.
  • 总页数 167
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号