【24h】

Efficient VLSI architectures for Columnsort

机译:用于Columnsort的高效VLSI架构

获取原文
获取原文并翻译 | 示例

摘要

This paper presents novel very large scale integration (VLSI) architectures in support of an efficient implementation of Leighton's well-known Columnsort. The designs take advantage of reconfigurable bus architectures enhanced with simple shift switches. Our first main contribution is to show that Columnsort can be partitioned into two components: a hardware scheme involving the task of sorting arrays of small size and a hardware or software scheme that involves simple data movement tasks. Our second main contribution is to demonstrate that the dynamically reconfigurable mesh architecture can be exploited to obtain a small and efficient hardware sorter. The resulting architectures feature high regularity of circuitry, simplicity of control structure, and adaptability. Both theoretical analyses and simulation tests have shown that the proposed VLSI architectures for sorting are superior to existing designs in the context of sorting small and moderate size arrays.
机译:本文提出了新颖的超大规模集成(VLSI)架构,以支持Leighton著名的Columnsort的有效实现。这些设计利用了通过简单的换档开关增强的可重新配置的总线架构。我们的第一个主要贡献是表明Columnsort可以分为两个部分:涉及对小尺寸数组进行排序的硬件方案和涉及简单数据移动任务的硬件或软件方案。我们的第二个主要贡献是证明可以利用动态可重新配置的网格体系结构来获得小型高效的硬件分类器。最终的架构具有电路的高规则性,控制结构的简单性和适应性。理论分析和仿真测试均表明,在对中小尺寸阵列进行分类的情况下,所建议的用于分类的VLSI架构优于现有设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号